|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
T R I Q U I N T S E M I C O N D U C T O R, I N C . TQ2059 Figure 1. Pinout Diagram TESTIN REFCLK 11 10 9 8 7 6 5 4 NC High-Frequency Clock Generator Features * Output frequency range: 200 MHz to 350 MHz * One differential PECL output: 600 mV (min) swing * Common-mode voltage: VDD -1.2 V (max), VDD -1.6 V (min) * Period-to-period output jitter: 30 ps peak-to-peak (typ) 120 ps peak-to-peak (max) SYSTEM TIMING PRODUCTS GND GND NC VDD NC TEST1 TEST2 NC NC GND 12 13 14 15 16 17 18 19 20 21 22 23 24 25 Control MUX Phase Detector VCO NC /10 /2 NC MUX 3 2 NC NC 1 NC 28 NC 27 NC 26 AVDD AGND EVDD PDR2 QN PDR1 GND Q * Reference clock input: 20 MHz to 35 MHz TTL-level crystal oscillator * Self-contained loop filter * Optional 200-ohm pull-down resistors for AC-coupled outputs * +5 V power supply * 28-pin J-lead surface-mount package * Ideal for designs based on DEC Alpha AXPTM processors TriQuint's TQ2059 is a high-frequency clock generator. It utilizes a 20 MHz to 35 MHz TTL input to generate a 200 MHz to 350 MHz PECL output. The TQ2059 has a completely self-contained Phase-Locked Loop (PLL) running at 400 MHz to 700 MHz. This stable PLL allows for a low period-to-period output jitter of 120 ps (max), and enables tight duty-cycle control of 55%to 45% (worst case). The TQ2059 provides optional 200-ohm on-chip pull-down resistors which are useful if the output is AC-coupled to the device being driven. In order to use these resistors, pin 20 (PDR2) should be connected to pin 21 (QN), and pin 23 (PDR1) should be connected to pin 22 (Q). Various test modes on the chip simplify debug and testing of systems by slowing the clock output or by bypassing the PLL. For additional information and latest specifications, see our website: www.triquint.com 1 TQ2059 Figure 2. Simplified Block Diagram REFCLK (20 MHz to 35 MHz) Phase Detector VCO MUX /10 /2 MUX TESTIN TEST1 Control QN to Q 350 MHz) (200 MHz TEST2 Table 1. Mode Selection Mode 1 (Test) 2 (Test) 3 (Test) 4 (Bypass) 5 (Normal) Note: TEST1 0 0 1 1 1 TEST2 0 1 0 1 1 TESTIN 1 fTESTCLK "don't care" fTESTCLK 0 1 REFCLK 2 "don't care" "don't care" "don't care" fREFCLK fREFCLK Q, QN fTESTCLK / 20 0, 1 fTESTCLK / 2 fREFCLK 10 x fREFCLK 3 1. In modes 1 and 3, TESTIN may be used to bypass the PLL. A clock input at TESTIN will be divided as shown. 2. REFCLK = 20 MHz to 35 MHz. 3. Q, QN = 200 MHz to 350 MHz. Recommended Layout (Not to scale) Pin 1 VDD 0.1 F GND GND REFCLK (from TTLoscillator) (From TTL Oscillator) VDD GND 0.1 F VDD 0.1 F Q 50 OHMS QN GND 2 For additional information and latest specifications, see our website: www.triquint.com TQ2059 Absolute Maximum Ratings Storage Temperature Ambient temperature with power applied Supply voltage to ground potential DC input voltage DC input current Package thermal resistance (MQuad) Die junction temperature Note: -65C to +150C -55C to +110C -0.5 V to +7.0 V -0.5 V to (VDD + 0.5) V -30 mA to +5 mA JA = 45C/W TJ = 150C Stresses above those listed in Absolute Maximum Ratings may cause permanent damage to the device. The device should be operated only under the DC and AC conditions shown below. DC Characteristics (VDD = +5 V + 5%, TA = 0 C to +70 C)1 Symbol VOH VOL VCMO VOUT VIH2 VIL2 IIL IIH II IDDS3 VI Description Output HIGH voltage Output LOW voltage Output common mode voltage Output differential voltage Input HIGH level Input LOW level Input LOW current Input HIGH current Input HIGH current Power supply current Input clamp voltage Test Conditions VCC = Min PECL load VCC = Min PECL load PECL PECL Guaranteed input logical HIGH Voltage for all inputs Guaranteed input logical LOW Voltage for all inputs VDD = Max VDD = Max VDD = Max VDD = Max VDD = Min IIN = -18 mA VIN = 0.40 V VIN = 2.7 V VIN = 5.3 V Min VCC-1.20 VCC-2.00 VCC-1.60 0.6 2.0 Limits 1 Typ Max VCC-0.50 VCC-1.60 VCC-1.20 1.2 Unit V V V V V -150 0 2 85 -0.70 -400 25 1000 120 -1.2 A A A mA V Capacitance Symbol CIN COUT Description Input Capacitance Output Capacitance Test Conditions VIN = 2.0 V at f = 1 MHz VOUT = 2.0 V at f = 1 MHz Min Typ 6 9 Max Unit pF pF Notes: 1. Typical limits are at VDD = 5.0 V and TA = 25C. 2. These are absolute values with respect to device ground and include all overshoots due to system or tester noise. 3. This parameter is measured with device not switching and unloaded. For additional information and latest specifications, see our website: www.triquint.com 3 SYSTEM TIMING PRODUCTS 0.8 V TQ2059 AC Characteristics (VDD = +5 V + 5%, TA = 0 C to +70 C) Symbol tCPWH tCPWL tIR Input Clock (REFCLK) CLK pulse width HIGH CLK pulse width LOW Input rise time (0.8 V - 2.0 V) Test Conditions Figure 2 Figure 2 Min 4 4 -- Typ -- -- -- Max -- -- 2.0 Unit ns ns ns Symbol tOR, tOF tCYC tJP2 tSYNC3 Input Clock (REFCLK) Rise/fall time (20% - 80%) Duty-cycle Period-to-Period Jitter Synchronization Time Test Conditions Figure 2 Figure 2 Min 100 45 -- -- Typ 220 50 30 10 Max 350 55 120 500 Unit ps % ps s Notes: 1. All measurements are tested with a REFCLK having a rise time of 0.5 ns (0.8 V to 2.0 V). 2. Jitter specification is peak to peak. Period-to-Period jitter is the jitter on the output with respect to the output's previous crossing. 3. tSYNC is the time required for the PLL to synchronize and assumes the presence of a CLK signal. Figure 1 Figure 2 4 For additional information and latest specifications, see our website: www.triquint.com TQ2059 28-Pin MQuad J-Leaded Package Mechanical Specification (All dimensions in inches) .172 .005 .490 .005 .045 X 45 .445 .005 .132 .005 .040 MIN PIN 1 8 0.125 VENT PLUG 15 .015 X 45 22 .490 .005 .445 .005 .445 .028 .005 .018 .410 .015 .050 TYP. .060 .050 TYP. NON-ACCUM. .104 .005 28-Pin MQuad Pin Description Pin # 1 2 3 4 5 6 7 8 9 10 11 12 13 14 Pin Name NC NC NC NC NC NC GND REFCLK TESTIN NC GND VDD NC TEST1 Description No Connect No Connect No Connect No Connect No Connect No Connect Ground Reference Clock Test Input No Connect Logic Ground Logic VDD (+5 V) No Connect Test Control 1 I/O -- -- -- -- -- -- -- I I -- -- -- -- I Pin # 15 16 17 18 19 20 21 22 23 24 25 26 27 28 Pin Name TEST2 NC NC GND EVDD PDR2 QN Q PDR1 GND AGND AVDD NC NC Description Test Control 2 No Connect No Connect Ground VDD for ECL Output (+5 V) Pull-down Resistor 2 (200 ) Differential PECL Output (-) Differential PECL Output (+) Pull-down Resistor 1 (200 ) Ground Analog Ground Analog VDD (+5 V) No Connect No Connect I/O I -- O -- -- I O O I -- -- -- -- -- For additional information and latest specifications, see our website: www.triquint.com 5 SYSTEM TIMING PRODUCTS TQ2059 Ordering Information To order, please specify as shown below: TQ2059-MC High-Frequency Clock Generator Temperature range: 0C to 70C (Commercial) Package: 28-Pin MQuad Additional Information For latest specifications, additional product information, worldwide sales and distribution locations, and information about TriQuint: Web: www.triquint.com Email: sales@tqs.com Tel: (503) 615-9000 Fax: (503) 615-8900 For technical questions and additional information on specific applications: Email: applications@tqs.com The information provided herein is believed to be reliable; TriQuint assumes no liability for inaccuracies or omissions. TriQuint assumes no responsibility for the use of this information, and all such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. TriQuint does not authorize or warrant any TriQuint product for use in life-support devices and/or systems. Copyright (c) 1997 TriQuint Semiconductor, Inc. All rights reserved. Revision 1.0.A October 1997 6 For additional information and latest specifications, see our website: www.triquint.com |
Price & Availability of TQ2059 |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |